

Question: Design a sequential synchronous circuit of two traffic lights at crossroad, each of which receives a signal whether a car is waiting to cross or not (Ta, Tb)

#### Answer:

First, we draw a state diagram of our possible states. Let La and Lb be our traffic lights

S0: La=green and Lb=red

S1: La=yellow and Lb=red

S2: La=red and Lb= green

S3: La=red and Lb=yellow

The following state diagram illustrates the transition of the traffic lights



As in the diagram. we can see that the traffic light remains at S0 until all the cars waiting to pass from the La Traffic light have passed and then it transitions to the following state S1 which in turn transitions to state S2 and remain there as long as there are still cars waiting to pass from traffic light Lb (as long as it receives signal) finally once all cars have passed it transitions to the following state S3 which in turn transition to S0 and the cycle is repeated.



From the diagram we can draw the State transition table.

### But first we must encode the states:

| State | Signal (S1 and S0) |
|-------|--------------------|
| S0    | 00                 |
| S1    | 01                 |
| S2    | 10                 |
| S3    | 11                 |

The above table is called the state encoding table

### Now we can make our state transition table

| <b>Current State</b> |    | Та  | Tb | Next State |     |
|----------------------|----|-----|----|------------|-----|
| S1                   | S0 | 1 a | 10 | S1'        | S0' |
| 0                    | 0  | 1   | X  | 0          | 0   |
| 0                    | 0  | 0   | X  | 0          | 1   |
| 0                    | 1  | X   | X  | 1          | 0   |
| 1                    | 0  | X   | 1  | 1          | 0   |
| 1                    | 0  | X   | 0  | 1          | 1   |
| 1                    | 1  | X   | X  | 0          | 0   |

Now from the above truth table we can deduce our next state logic

$$S1' = ((!S1) \& S0) | (S1 \& (!S0) \& Tb) | (S1 \& S0 \& (!Tb))$$

$$S0' = (((!S0)\& (!S1) \& (!Ta)) + (S1 \& (!S0) \& (!Tb))$$

The above expressions can be reduced to

$$S1' = S1 \oplus S0$$



Our next step is to create our current state logic (the relation between the states and the traffic lights)

We first must encode our outputs

### **Output encoding**

| Output | Signal |
|--------|--------|
| green  | 00     |
| yellow | 01     |
| red    | 10     |

### Our output table is

| <b>Current State</b> |    | La  |     | Lb  |     |
|----------------------|----|-----|-----|-----|-----|
| S1                   | S0 | La1 | La0 | Lb1 | Lb0 |
| 0                    | 0  | 0   | 0   | 1   | 0   |
| 0                    | 1  | 0   | 1   | 1   | 0   |
| 1                    | 0  | 1   | 0   | 0   | 0   |
| 1                    | 1  | 1   | 0   | 0   | 1   |

From the truth table we can deduce that our current state logic

La1 = S1

La0 = (!S1)&S0

Lb1 = (!S1)

Lb0 = S1&S0



### Our schematic:







## Verilog code:

```
module Next_state(
    input wire Ta,
    input wire Tb,
    input wire [1:0] S,
    output reg [1:0] S_
    );
always @(*)
begin
S_[1]=S[1] ^ S[0];
S_[0]=(!Tas(!S[0])s(!S[1]))| ((!Tb) s(!S[0]) s(S[1]));

end
endmodule
```

```
module Reg(
      input wire [1:0] S_,
      output reg [1:0] S,
      input wire Reset,
      input wire CLK
      );
always @(posedge CLK)
   begin
O if (Reset==1)
   begin
O S=2'b00;
   end
   else
S<=S_;</p>
   end
   endmodule
```



```
21
22
23 🖯
      module Current_state(
24
         input wire [1:0] S,
25
          output reg [1:0] La,
26
          output reg [1:0] Lb
27
          );
28
29 🖯 🔾 always@(*)
30 🖯
      begin
31
  O La[1]=S[1];
   O La[0]=(!S[1])&S[0];
  O Lb[1]=!S[1];
34
   O Lb[0]=S[0]&S[1];
35
36 🚊
       end
37
38
39 🚊
       endmodule
40
```

```
module main();
wire [1:0] S_;
wire [1:0]S;
wire Ta,Tb;
wire CLK;
wire Reset;
wire [1:0] La;
wire [1:0] Lb;
Next_state next(.Ta(Ta),.Tb(Tb),.S(S),.S_(S_));
Reg register(.CLK(CLK),.Reset(Reset),.S_(S_),.S(S));
Current_state current(.S(S),.La(La),.Lb(Lb));
```



# Waveform:

